







## Cloud based Analog IC Design Hackathon

This is to certify that

## GANGULA MARESWARA RAO

from
UCET, MAHATMA GANDHI UNIVERSITY, NALGONDA

has designed the circuit

A Partially Static High Frequency 18T Hybrid Topological Flip-Flop Design

using Synopsys Custom Compiler Platform
She/He has performed an Outstanding/Excellent/Very Good/Good work.

This program was conducted between 15 February - 1 March 2022 as an initiative of IIT Hyderabad, which has been sponsored by Synopsys in association with VLSI System Design (VSD) Pvt.

**Dr Ashudeb Dutta** 

Program Co-Ordinator, IIT Hyderabad

**Dr B Umashankar** Chair CCE, IIT Hyderabad

Jecensharker